# Consensus in the presence of partial synchrony

Dwork, C., Lynch, N., & Stockmeyer, L. (1988). Journal of the ACM, Vol. 35, No. 2, pp. 288-323

Adding time to the model

## Consensus problem

Initially each processor  $p_i$  has a value  $v_i$  drawn from some domain V of values

- The correct processors must all decide on the same value, and if their initial values are all the same, say v, then v must be the common decision
- Each correct processor should eventually make a decision

The consensus protocol should operate correctly if some of the processors are faulty

Safety

Livenes

## Consensus problem

Protocols to achieve agreement in synchronous distributed system are well-known

Synchrony does not hold in practice

Agreement in an asynchronous system is impossible

## Asynchronous and synchronous models

#### **Asynchronous**

- No assumptions about process speed
- Network can arbitrarily delay a message
- No timing assumptions whatsoever

#### **Synchronous**

- Assume that every process will run within bounded delay
- Assume that every link has bounded delay
- Usually described as "synchronous rounds"



## Asynchronous and synchronous models

#### Asynchronous model is too weak

- overly pessimistic,
- real systems have clocks,
- "most" timing meets expectations ...
- but heavy tails

#### Synchronous model is too strong

• real systems lack a way to implement synchronized rounds

## Consensus problem

Solution: partially synchronous model

Real distributed systems (e.g., Internet):

- synchronous?
- asynchronous?
- partially synchronous? (eventually temporary stable)

## Partial synchrony

Timing assumptions

Delay Δ for message transmission

Some processors are  $\Phi$  times faster than others

## Partial synchrony

Two versions of partial synchrony:

- 1. Fixed bounds  $\Delta$  and  $\Phi$  exist, but they are not known a priori
- 2. The bounds  $\Delta$  and  $\Phi$  are known, but are only guaranteed to hold starting at some unknown time GST (global stabilization time)

## Separating the correctness conditions

We require an algorithm to satisfy the safety conditions no matter how asynchronously the system behaves, that is, even if the bounds  $\Delta$  and  $\Phi$  do not hold eventually

We only require termination in case the bounds hold eventually

## Maximum resiliency possible

Our results determine precisely the maximum resiliency possible with partially synchronous communication and processors:

- For crash faults t-resilient consensus is possible iff  $N \ge 2t + 1$ .
- For Byzantine faults t-resilient consensus is possible iff  $N \ge 3t + 1$ .

## Consensus and synchrony

Smallest number of processors N for which a t-resilient consensus protocol exists

| Failure type            | Syn-<br>chronous | Asyn-<br>chronous | Partially syn-<br>chronous com-<br>munication and<br>synchronous<br>processors | Partially syn-<br>chronous<br>communica-<br>tion and pro-<br>cessors | Partially syn-<br>chronous pro-<br>cessors and<br>synchronous<br>communica-<br>tion |
|-------------------------|------------------|-------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Fail-stop               | t                |                   | 2t + 1                                                                         | 2t + 1                                                               | t                                                                                   |
| Omission                | t                | 00                | 2t + 1                                                                         | 2t + 1                                                               | [2t, 2t + 1]                                                                        |
| Authenticated Byzantine | t                | <b>∞</b>          | 3t + 1                                                                         | 3t + 1                                                               | 2t + 1                                                                              |
| Byzantine               | 3t + 1           | <b>∞</b>          | 3t + 1                                                                         | 3t + 1                                                               | 3t + 1                                                                              |

Models of partial synchrony

## Correctness of a consensus protocol

For any set C containing at least N - t processors and any run R in which the processors in C are correct and the behavior of the processors not in C is allowed by the fault type F, the protocol achieves:

- Consistency. No two different processors in C decide differently.
- Unanimity. If all initial values are v and if any processor in C decides, then it decides v.
- Termination. If R is infinite, then every processor in C makes a decision.

#### Common method

Our protocols use variations on a common method:

- A processor p<sub>i</sub> tries to get other processors to change to some value v that p has found to be "acceptable";
- p<sub>i</sub> decides v if it receives sufficiently many acknowledgments from others that they have changed their value to v, so that a value different from v will never be found acceptable at a later time

Rotating coordinator

#### Basic round model

Message exchange in synchronous rounds, divided in three subrounds:

- send: every processor can send messages to any subset of the processors
- receive: some subset of the messages sent in previous subround is received
- computation: state transition based on the received messages

#### **Assumptions:**

- There is some round GST such that all messages that are sent at or after GST arrive in the same round they were sent
- Messages can be lost before GST, this is not considered as faulty behavior

### Protocols in the basic model

- 1. Fail-stop and omission faults ( $N \ge 2t+1$ )
- 2. Bizantine faults with authentication ( $N \ge 3t+1$ )
- 3. Bizantine faults without authentication ( $N \ge 3t+1$ )

#### Protocols in the basic model

#### Every processor p<sub>i</sub> stores

- some initial value v out of a value domain V
- PROPER ⊆ V, set of proper values
- locks on some values
- a message buffer

#### Proper values

- if there is exactly one initial value, this is the only proper one
- otherwise, every v ∈ V is proper

## Fail-stop and omission failures

Initially, each processor's set PROPER contains just its own initial value

Each processor attaches its PROPER set to every message it sends

Whenever a processor p receives a PROPER set from another processor that contains a particular value v, then p puts v into its own PROPER set

## Fail-stop and omission failures

The rounds are organized into alternating trying and lock-release phases

- trying: 3 rounds
- lock-release 1 round

Each pair of corresponding phases is assigned an integer, starting with 1

We say that phase k belongs to processor  $p_i$  if  $k = i \mod N$  ( $p_i$  is the processor that can propose a value in phase k)

## Fail-stop and omission failures

At various times during the algorithm, a processor may lock a value v Locks on values have an associated phase number:

 $p_j$  has lock on value v for phase  $k \Rightarrow p_j$  thinks  $p_i$  might decide v at phase k

A value v is acceptable to p if p does not have a lock on any value except possibly v

## Round 1 (of phase k)

- Each processor sends a list of all its acceptable values that are also in its PROPER set to processor p<sub>i</sub>
- Processor p<sub>i</sub> attempts to choose a value to propose in next round:
  - In order for processor p<sub>i</sub> to propose v, it must have heard that at least N t processors find value v acceptable and proper at the beginning of phase k

- Processor p<sub>i</sub> proposes a value v: broadcast message (lock v, k)
- Processor p<sub>j</sub> receiving a (lock v, k) message, locks v associating the phase number k with the lock (and releases any earlier lock on v)

- Every processor that locked v sends an acknowledged message to pi
- p<sub>i</sub> decides v if it receives at least t + 1 acknowledgements

- Every processor broadcasts on which values it has locks
- A processor releases a lock if another processor has a lock on a different value in a more recent phase

#### Lemmas

- 1. It is impossible for two distinct values to acquire locks with the same associated phase
- 2. Suppose that some processor decides v at phase k, and k is the smallest numbered phase at which a decision is made; then at least t+1 processors lock v at phase k; moreover, each of the processors that locks v at phase k will, from that time onward, always have a lock on v with associated phase number at least k
- Immediately after any lock-release phase that occurs at or after GST, the set of values locked by correct processors contains at most one value

### Theorem

- Assume the basic model with fail-stop or omission faults
- Assume  $N \ge 2t + 1$

 Then Algorithm 1 achieves consistency, strong unanimity, and termination for an arbitrary value domain

## Protocols in partial synchrony models

Each of the three models of partial synchrony can be used to simulate the basic model

Partially synchronous communication and synchronous processors

Partially synchronous communication and processors

Partially synchronous processors and synchronous communication

## Partially synchronous communication

 $\Phi=1$ ,  $\Delta$  holds but is unknown:

- round r in synchronous algorithm is simulated by N + r steps
- first N steps: send messages as previously
- last r steps: receive messages
- each round gets a unique identifier, attached to every sent message (easy: processors share a common clock)
- messages from earlier rounds are ignored

 $\Rightarrow$  as soon as  $r \ge \Delta$  holds, messages are delivered in the same round

## Partially synchronous communication

#### $\Phi$ =1, $\Delta$ holds eventually:

- one round in synchronous algorithm is simulated by N +  $\Delta$  steps
- first N steps: send messages as previously
- last Δ steps: receive messages
- each round gets a unique identifier, attached to every sent message (easy: processors share a common clock)
- messages from earlier rounds are ignored
- $\Rightarrow$  as soon as  $\triangle$  holds, message are delivered in the same round
- $\Rightarrow$  after agreement is reached,  $\triangle$  can stop holding

## Partially synchronous communication and processors

Distributed clocks (protocol)

- Processors have to agree on a (approximately) common notion of time
- Global clock simulated by private (software) clocks
- Processors exchange ticks and claims about ticks
- Private clocks are increased if there are enough valid claims to do so

Fault-tolerant variation on the logical clocks defined by Lamport

## Partially synchronous communication and processors

Once we have defined the distributed clocks, the protocols of the partially synchronous communication model are simulated by letting each processor use its private clock to determine which round it is in

Several "ticks" of each private clock are used for the simulation of each round in the basic model

The distributed clocks (protocol) creates a lot of overhead

## Consensus and partial synchrony

#### All protocols proposed:

- reach agreement in polynomial time
- have optimal resiliency

#### **But:**

- specification of the protocols could be more exact
- protocols create a lot of overhead
- practical application questionable

Consensus is possible in partially synchronous models!

# Consensus in the presence of partial synchrony

Dwork, C., Lynch, N., & Stockmeyer, L. (1988). Journal of the ACM, Vol. 35, No. 2, pp. 288-323

Adding time to the model

## Byzantine faults with authentication

Protocol is divided into (numbered) phases with two subphases

- trying: 3 rounds
- lock-release 1 round

Each processor attaches its PROPER set and its initial value to every (signed) message it sends

In phase k, processor  $p_i$  with  $i = k \mod N$  is the processor to propose a value At various times during the algorithm, a processor may lock a value v Locks on values have an associated phase number If  $p_i$  has lock on value v for phase  $k \Rightarrow p_i$  thinks  $p_i$  might decide v at phase k

## Round 1 (of phase k)

- Each processor sends a list of all its acceptable values that are also in its PROPER set to every other processor
- If p<sub>j</sub> receives claims from at least t + 1 other processors that a value v is in their PROPER sets, it adds v to PROPER
- If p<sub>j</sub> receives initial values from more than 2t + 1 processors among which there are not t + 1 equal values, p<sub>j</sub> sets PROPER = V
- Processor p<sub>i</sub> attempts to choose a value to propose:
  - In order for processor p<sub>i</sub> to propose v, it must have heard that at least N t processors find value v acceptable and proper at phase k

- Processor p<sub>i</sub> proposes a value v (proof of acceptability included: set of signed messages)
- Processor p<sub>j</sub> receiving a valid proposal locks v associating the phase number, earlier locks on v are released

- Every processor that locked v sends an acknowledged message to p<sub>i</sub>
- p<sub>i</sub> decides v if it receives more than 2t + 1 replies

- Every processor broadcasts on which values it has locks (on phase k)
- A processors releases a lock if another processor has a lock on a different value

#### Comments

- It is impossible for two distinct values to acquire valid locks at the same trying phase if that phase belongs to a correct processor
- Suppose that some correct processor decides v at phase k, and k is the smallest numbered phase at which a decision is made by a correct processor; then at least t + 1 correct processors lock v at phase k; moreover, each of the correct processors that locks v at phase k will, from that time onward, always have a lock on v with associated phase number at least k
- Immediately after any lock-release phase that occurs at or after GST, the set of values locked by correct processors contains at most one value